## M.E. First Semester (Computer Science & Information Technology) (New-CGS) ## 13179 : Advance Computer Architecture : 1 RNME 1 P. Pages: 2 AU - 3430 Time: Three Hours Max. Marks: 80 Notes: 1. Due credit will be given to neatness and adequate dimensions. 2. Assume suitable data wherever necessary. 3. Illustrate your answer necessary with the help of neat sketches. Use of pen Black ink/refill only for writing the answer book. 4. Explain the role of compiler in computer performance. 7 1. 7 b) Describe the structure of a recent compiler. OR 8 2. Explain the following. a) a) Amdahl's Law. b) Locality of Reference. How is flow control charge distinguished? Specify any two major methods for evaluating b) branch condition. How are conditions tested? 3. What is super pipelining? Explain the pipeline structure and performance of the MPS 400 7 a) processor family. 6 Explain how branches affect pipelining performance? b) OR 7 4. Give the limitations of delayed branch scheduling and explain how they arise? a) b) Explain how DLX pipeline can be extended to handle floating point operations? 6 Consider the loop: 6 5. a) for $(i = 1; i \le 100; i = i + 1)$ A[I] = A[I] + B[I]; /\* S1 \*/B[I+1] = C[I] + D[I]; /\* S2 \*/ What are the dependences between S1 and S2? Is this loop parallel? If not, show how to make it parallel. Explain what is data dependencies in ILP. b) 7 nttp://www.sgbauonline.com OR P.T.O ## http://www.sgbauonline.com | 6. | | What is Dynamic scheduling? Explain it in brief with a scoreboard. | 13 | |-----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 7. | a) | Differentiate between: | 8 | | | | i) Cache and virtual memory. | | | | | ii) Static and Dynamic RAM. | | | | b) | Explain the concept of segmented virtual memory. | 6 | | | | OR | | | 8. | | Explain various Cache Miss Penalty reduction techniques. | 14 | | 9. | a) | What are the different RAID levels and how do they solve the problems due to disk failures? | 7 | | | b) | Suppose a processor sends 10 disks L'O's per second, these requests are exponentially distributed and the average disk service time is 20 ms. What is the disk utilization? Calculate the average time spent in the queue and the average response time for a disk request, including the queuing time and disk service time. | 6 | | | | OR | | | 10. | | How is the performance of L'O measured? Explain Little's Law. | 13 | | 11. | a) | Differentiate between. | 8 | | | | i) Connection oriented communication and connectionless communication. | | | | | ii) Packet switching and circuit switching. | | | | b) | What is a protocol suite? Explain TCP/IP an internetworking standard. | 5 | | | | OR | | | 12. | a) | Differentiate between Massively parallel processor Network and Local Area Network. | 5 | | | b) | Explain the organization. Layers, nacket format of ATM network | 0 | AU - 3430 2 http://www.sgbauonline.com