## M.E. First Semester (Computer Science & Infor. Tech.) (New-CGS) 13179: Advanced Computer Architecture: 1 RNME 1

| P. Pages: 2 Time: Three Hours |             |                  |                                                                                                                                                                                                                                          | <b>AW - 3870</b><br>Max. Marks : 80 |  |
|-------------------------------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|
|                               | Note        | 2.<br>3.<br>4.   | Due credit will be given to neatness and adequate dimensions.  Assume suitable data wherever necessary.  Illustrate your answer necessary with the help of neat sketches.  Use of pen Black ink/refill only for writing the answer book. |                                     |  |
| 1.                            | a)          |                  | ynn's classification of various computer architectures. Clearly explain the of each with conceptual diagrams.                                                                                                                            | 7                                   |  |
|                               | b)          | Explain          | how memory addresses are specified and interpreted.                                                                                                                                                                                      | 7                                   |  |
|                               |             |                  | OR                                                                                                                                                                                                                                       |                                     |  |
| 2.                            | <i>s</i> .) |                  | DLX architecture considering the register data types, addressing modes, one and effectiveness.                                                                                                                                           | 7                                   |  |
|                               | b)          | Explain          | Locality of Reference and Memory Hierarchy.                                                                                                                                                                                              | 7                                   |  |
| 3.                            | a)          | Give the         | e limitations of delayed branch scheduling and explain how do they arise?                                                                                                                                                                | 7                                   |  |
|                               | b)          | Explain          | MIPS R 4000 performance.                                                                                                                                                                                                                 | 6                                   |  |
|                               |             |                  | OR                                                                                                                                                                                                                                       |                                     |  |
| 4.                            | a)          | Compar           | e control flow verses dataflow mechanism.                                                                                                                                                                                                | 7                                   |  |
|                               | b)          | Explain          | how DLX pipeline can be extended to handle floating point operations.                                                                                                                                                                    | 6                                   |  |
| 5.                            | a)          | Explain          | the software pipelining technique for uncovering parallelism among instructions.                                                                                                                                                         | 7                                   |  |
|                               | b)          | What is          | dynamic scheduling? Explain it in brief with a scoreboard.                                                                                                                                                                               | 6                                   |  |
|                               |             |                  | OR                                                                                                                                                                                                                                       |                                     |  |
| 6.                            | a)          | Explain speculat | hardware based speculations. What are its advantages over software based tions?                                                                                                                                                          | 7                                   |  |
|                               | b)          | Differen         | rate between software pipelining and hardware pipelining.                                                                                                                                                                                | 6                                   |  |
| 7.                            | a)          |                  | ntiate between. sche and virtual memory & ii) Static & Dynamic RAM                                                                                                                                                                       | 4+4                                 |  |
|                               | b)          | How are          | e virtual addresses mapped to a physical address? What is paging?                                                                                                                                                                        | 6                                   |  |
|                               | -           |                  | OR                                                                                                                                                                                                                                       |                                     |  |

| 8.  | a) | Explain the following miss Rate reduction techniques.                                                      |   |  |  |
|-----|----|------------------------------------------------------------------------------------------------------------|---|--|--|
|     |    | i) Large Block size                                                                                        |   |  |  |
|     |    | ii) Higher Associativity                                                                                   |   |  |  |
|     |    | iii) Vietim Caches                                                                                         |   |  |  |
|     |    | iv) Pseudo - Associative caches                                                                            |   |  |  |
|     |    | v) Hardware prefetching of instruction and data                                                            |   |  |  |
| 9.  | a) | How are the buses classified? Describe bus arbitration mechanism in detail.                                |   |  |  |
|     | b) | Explain the concept of virtual DMA. What are the problems associated with DMA using physically mapped I/O? | 7 |  |  |
|     |    | OR                                                                                                         |   |  |  |
| 10. | a) | Explain the performance of Unix file system on different factors.                                          |   |  |  |
|     | b) | State and explain Little's law.                                                                            | 6 |  |  |
| 11. | a) | Differentiate between                                                                                      |   |  |  |
|     |    | i) Connection oriented communication and connectionless communication.                                     |   |  |  |
|     |    | ii) Packet switching and circuit switching.                                                                |   |  |  |
|     | b) | What is a protocol suite? Explain TCP/IP an internetworking standard.                                      | 5 |  |  |
|     |    | OR                                                                                                         |   |  |  |
| 12. | a) | Differentiate between                                                                                      | 6 |  |  |
|     |    | i) Shared and switched media                                                                               |   |  |  |
|     |    | ii) Gateways and Bridges                                                                                   |   |  |  |
|     | b) | Discuss the performance parameter of interconnection networks.                                             | 7 |  |  |
|     |    |                                                                                                            |   |  |  |

**AW - 3870** 2