## B.E. Sixth Semester (Electronics & Telecommu., Electronics Engg.) (CGS)

## 10620 : Digital Integrated Circuits : 6 XT 01 / 6 XN 01

P. Pages: 2 Time: Three Hours



AU - 2774

6

8

6

7

13

6

7

7

nttp://www.sgbauonline.com

Max. Marks: 80

Notes: 1. Due credit will be given to neatness and adequate dimensions.

- Assume suitable data wherever necessary.
- 3. Illustrate your answer necessary with the help of neat sketches.
- Use of pen Black ink/refill only for writing the answer book.
- Mobile phones are not permitted.
- 1. A) Prove the following Boolean arithmetic equations.

i) 
$$AB + \overline{A}C + BC = AB + \overline{A}C$$

ii) 
$$(A+B)(\overline{A}+C)(B+C) = (A+B)(\overline{A}+C)$$

B) Reduced the function using K-Map and realized the logic circuit using NAND Gate.  $F(A B C D E) = \sum m (0, 2, 3, 5, 6, 9, 11, 15, 17, 21, 28, 30, 31)$ 

OR

 A) Reduced the following function using K-Map and realized the logic circuit using NOR Gate only.

$$F(A B C D) = \sum m (0, 3, 5, 6, 15)$$

B) Determine the prime implicants of the function by using Tabular Method.

$$F(A B C D) = \sum m (0, 1, 3, 4, 6, 7, 8, 9, 10, 11, 12, 15)$$

- 3. A) Design a Full Adder Circuit using 2-Bit 4:1 multiplexer.
  - B) Implement the following function using 8:1 multiplexer. F1 (A B C D) =  $\sum$  m (0, 1, 4, 6, 7, 8, 9, 10, 15)

OR

- 4. A) Design a 5-Bit Comparator using only one IC-7485 and logic gate.
  - B) Design a decimal to BCD encoder and priority encoder and explain the difference between them.
- Design BCD to seven segment decoder using PLA.

OR

- 6. A) Give the truth table of IC-7480 and design a 3-bit adder using a IC-7480.
  - B) Design 4-bit look ahead carry adder and explain its operations.
- A) Give the characteristics equations for SR, JK, T and D flip-flops.

P.T.O

13

7

7

7

6

7

B) Describe the general models of Sequential machines and explain.

## OR

8. A) Design state graph for the Mealy model with the sequential input x, D-flip-flops with inputs  $D_A \& D_B$ , output of the flip-flops are A and B respectively. The output of the circuit is  $Z = (A+B)\overline{x}$ 

The flip-flops input equations are  $D_A = A.x + B.x$ , and  $D_B = x.A$ 

- B) Design a synchronous modulo-4 counter using J-K flip-flops with sequential input x and present state q.
- A) Describe the basic model of asynchronous sequential circuits and explain.
  - B) Draw the asynchronous circuit for the following logic equations and determine transition flow diagram, critical and non critical race occurs in the circuit.

$$Y1 = x_2' y_1 y_2 + x_2 y_1 y_2' + x_1' y_2' + x_1 x_2 y_1' y_2$$
  
 $Y2 = x_1 y_1 + x_2'$ 

Where x1 & x2 are sequential inputs, y1 & y2 are present states and Y1 & Y2 are the next states.

## OR

- 10. A) Design a Moore State Graph for an asynchronous network has two inputs and one output. The input sequence  $X_1X_2 = 00$ , 01, 11 causes the output to become one. The next input changes then causes the output to return to 0. No other input sequence will produce one output.
  - B) Explain the Hazards in a combinational circuit.
- 11. A) Give the complete test set to detect the fault in a single logic gates OR and AND.
  - B) Find the complete minimal test set for the circuit shown in figure using ENF Method.



OR

12. Determine the minimal complete test set for the circuit shown in Fig 12 for s-a-0 and S-a-1 faults.



\*\*\*\*\*

AU - 2774

http://www.sgbauonline.com