## B.E. Sixth Semester (Computer Sci. & Engg., Computer Engg.) (CGS) 10335 / 10276: Computer Architecture: 6 KS 04 / 6 KE 04 P. Pages: 2 http://www.sgbau<u>onl</u>ine.com in in la inferi AU - 2784 Max. Marks: 80 Notes: 1. Time: Three Hours - Due credit will be given to neatness and adequate dimensions. - Retain the construction lines. - 3. Illustrate your answer necessary with the help of neat sketches. - 4. Use of pen Blue/Black ink/refill only for writing the answer book. - SECTION-A 1. Write a program to computer X = (A + B \* C) / (D - E + F) in the following format. a) Zero-Address instruction i) One -Address instruction ii) iii) Two-Address instruction iv) Three-Address instruction What is the need of transfer of control instruction? Explain with example. 6 b) OR 8 2. Perform the following operation by 3-bits on, a) R<sub>1</sub>=10011101 & R<sub>2</sub>=10101000 Logical Left shift (3-bits) i) Logical Right shift (3-bits) ii) iii) Arithmetic Right shift (3-bits) iv) Right Rotate (3-bits) 6 Explain Intel X86 operation types, with example. b) Explain ARM instruction format with Thumb instruction set. 7 3. a) Explain PDP-10 instruction format with proper diagram. b) OR - 4. a) Explain X86 Addressing modes in detail. - b) What are the design issues in instruction format? P.T.O | 5. | a) | Explain six stages of CPU instruction pipelines with example. | 7 | |-----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | | b) | Explain with diagram ARM processor organization in detail. | 6 | | | | OR | | | 6. | a) | What is data hazards? Explain with example & timing diagram. | 6 | | | b) | What is instruction cycle? Explain with diagram, the data flow for indirect cycle. | 7 | | | | SECTION-B | | | 7. | a) | Consider the following sequence of instruction, Load rA, M Load rB, M Add rC, rA+ rB Store M, rC Branch X Analyze their execution: i) Without pipelining ii) With Two-stage tii) Three-Stage pipelining. | 8 | | | b) | What is delayed branch? Explain the techniques for pipeline optimization. | 6 | | | | OR | | | 8. | a) | Explain the compiler-based register optimization with example. | 7 | | | b) | What are the some typical characteristics of a RISC instruction set architecture? | 7 | | 9. | a) | What are the basic tasks performed by microprogrammed control unit? | 6 | | | b) | What is Micro-operation? Explain the elements of instruction cycle. | 7 | | | | OR | | | 10. | a) | Explain the functioning of control unit in hardwired implementation. | 7 | | | b) | Explain control unit model with the help of various control signal. | 6 | | 11. | a) | What is cache coherence problem? Discuss the software & hardware approach for cache coherence. | 7 | | | b) | Explain General organisation for multicore systems. | 6 | | | | OR | | | 12. | a) | What are same of the potential advantages of SMP compared with uniprocessor. | 6 | | | b) | What is clustering? What are the sky benefits of clustering? Write configuration & operation system design issues. | 7 | | | | | | AU - 2784 http://www.sgbauonline.com